ETRI-Knowledge Sharing Plaform

ENGLISH

성과물

논문 검색
구분 SCI
연도 ~ 키워드

상세정보

학술대회 Design of DSP instructions and their hardware architecture for a Reed-Solomon codec
Cited 3 time in scopus Download 0 time Share share facebook twitter linkedin kakaostory
저자
이재성, Myung H. Sunwoo, Seong K. Oh
발행일
200210
출처
Workshop on Signal Processing Systems (SIPS) 2002, pp.103-108
DOI
https://dx.doi.org/10.1109/SIPS.2002.1049693
협약과제
02MC3100, 차세대 인터넷 서버 기술 개발, 임기욱
초록
This paper presents new DSP (digital signal processor) instructions and their hardware architecture to implement efficiently RS (Reed-Solomon) encoding and decoding, which is one of the most widely used FEC (Forward Error Control) algorithms. The proposed DSP architecture can implement various programmable primitive polynomials, and thus, hardwired RS codecs can be replaced. The new instructions and their hardware architecture perform GF (Galois field) operations using the proposed GF multiplier and adder. Therefore, the proposed DSP architecture can significantly reduce the number of clock cycles compared with existing DSP chips. It can perform RS decoding at a rate of up to 175.5 Mbps on 100 MHz DSP chips.
KSP 제안 키워드
100 MHz, Digital signal processor(DSP), Encoding and decoding, Galois Field(GF), Hardware Architecture, Reed Solomon(RS), error control, primitive polynomial