ETRI-Knowledge Sharing Plaform

KOREAN
논문 검색
Type SCI
Year ~ Keyword

Detail

Conference Paper Design of DSP instructions and their hardware architecture for a Reed-Solomon codec
Cited 3 time in scopus Share share facebook twitter linkedin kakaostory
Authors
Jae S. Lee, Myung H. Sunwoo, Seong K. Oh
Issue Date
2002-10
Citation
Workshop on Signal Processing Systems (SIPS) 2002, pp.103-108
Language
English
Type
Conference Paper
DOI
https://dx.doi.org/10.1109/SIPS.2002.1049693
Abstract
This paper presents new DSP (digital signal processor) instructions and their hardware architecture to implement efficiently RS (Reed-Solomon) encoding and decoding, which is one of the most widely used FEC (Forward Error Control) algorithms. The proposed DSP architecture can implement various programmable primitive polynomials, and thus, hardwired RS codecs can be replaced. The new instructions and their hardware architecture perform GF (Galois field) operations using the proposed GF multiplier and adder. Therefore, the proposed DSP architecture can significantly reduce the number of clock cycles compared with existing DSP chips. It can perform RS decoding at a rate of up to 175.5 Mbps on 100 MHz DSP chips.
KSP Keywords
100 MHz, Digital signal processor(DSP), Encoding and decoding, Galois Field(GF), Hardware Architecture, Reed Solomon(RS), error control, primitive polynomial