ETRI-Knowledge Sharing Plaform

KOREAN
논문 검색
Type SCI
Year ~ Keyword

Detail

Conference Paper High-Speed J-Delayed & K-Dimensional LFSR Architecture in VLSI
Cited 0 time in scopus Share share facebook twitter linkedin kakaostory
Authors
Chan-Bok Jeong, Young-Ha Lee, Hyeon-Deok Bae
Issue Date
2013-08
Citation
International Midwest Symposium on Circuits and Systems (MWSCAS) 2013, pp.433-436
Language
English
Type
Conference Paper
DOI
https://dx.doi.org/10.1109/MWSCAS.2013.6674678
Abstract
This paper introduces a new framework to construct fast and efficient pseudo-random (PN) sequence generation for bit scrambling, called a J-delayed and K-dimensional Linear Feedback Shift Register (JKLFSR). In the proposed framework, we generate the state of a J-shifted LFSR using one clock and K-bit multiple outputs of a LFSR each clock cycle for scrambling/descrambling of large coded bits using an output of LFSR. JKLFSR is highly relevant for the scrambling/descrambling process for a high-speed mass data transmission in an LTE-Advanced system, as it has fast computation and supports clock-based processing. In addition, we show that JKLFSR has an efficient performance theoretically in generating PN sequences. H/W simulation results verify the validity of the theory and demonstrate that we reduced the processing time used for generating PN sequences from (J + DL) clocks to (1 + DL/K) clocks as compared with a conventional LFSR, where DL denotes the length of a data stream. © 2013 IEEE.
KSP Keywords
Clock Cycle, Data stream, Data transmission, High Speed, LTE-Advanced, Linear feedback shift registers(LFSR), Mass data, PN sequence, Pseudo-random, fast computation, multiple-output