ETRI-Knowledge Sharing Plaform

KOREAN
논문 검색
Type SCI
Year ~ Keyword

Detail

Conference Paper Hardware Efficient Hybrid Logarithmic Approach for RRC filter Design in DVB-S2 Receiver
Cited - time in scopus Share share facebook twitter linkedin kakaostory
Authors
Vikas Agarwal, Pan Soo Kim, Deock-Gil Oh
Issue Date
2010-10
Citation
Joint Conference on Satellite Communications (JC-SAT) 2010, pp.1-5
Language
English
Type
Conference Paper
Abstract
Computational complexity of a Root Raised Cosine Filter is dominated by the binary multiplications involved in process. In this paper, a hybrid logarithmic approach has been used to design multiplier-less RRC filter to achieve optimized hardware. Hybrid-logarithmic arithmetic is advantageous for FIR digital filters since it removes the necessity for the use of high speed array multipliers. These are replaced by simple look up tables for the conversion to and from the logarithmic domain. Matlab simulations have been performed to show the performance of hybrid-logarithmic filter. It offers a significant reduction in complexity when compared to floating point equivalents proposed for the DVB-S2 receiver applications. The use of hybrid logarithmic arithmetic also has the potential to reduce the power consumption, latency and hardware complexity. The given approach can be used with other DVB-S2 receiver techniques like symbol timing synchronization, carrier offset estimation etc. It can be used in high speed communication of DVB-S2 because of its simplified architecture. The proposed design shows a huge amount of hardware saving over the conventional binary multiplier approach. The functionality of the design has been verified through simulation and synthesis of the existing and proposed RRC filter scheme.
KSP Keywords
Computational complexity, DVB-S2, FIR digital filters, Filter Design, Hardware Complexity, Hardware efficient, Look Up Table(LUT), Matlab Simulations, Offset estimation, Power Consumption, Root raised cosine(RRC)